

# 10 Channel Automotive LED Display Driver

# FEATURES

**ON Semiconductor®** 

Automotive "load dump" protection (40V) 10 independent LED channels Up to 50mA output per channel Overvoltage detection at 19V Serial interface for channel programming Daisy chain output for multi-driver cascading LED blanking control Operating temperature from -40°C to +125°C 20-pin SOIC package

### APPLICATIONS

Automotive lighting White and other color high brightness LEDs Multi-color high-brightness LED cluster displays General LED lighting

### **ORDERING INFORMATION**

| Part    | Package              | Quantity | Package |
|---------|----------------------|----------|---------|
| Number  |                      | per Reel | Marking |
| CAT310W | SOIC-20<br>Lead free | 1000     | CAT310W |

For Ordering Information details, see page 10.

### **TYPICAL APPLICATION CIRCUIT**



# PRODUCT DESCRIPTION

The CAT310 is a 10-channel LED driver for automotive and other lighting applications. All LED output channels are driven from a low on-resistance open-drain High Voltage CMOS Nch-FETs and are fully compliant with "Load Dump" transients of up to 40 volts. The LED bias current of each channel can be set independently using an external series ballast resistor, making the device ideal for multicolor instrumentation displays.

A high-speed serial interface (suitable with both 3.3 volt and 5 volt systems) feeding a 10 bit shift register is used to program the desired state (on/off) of each channel. The device offers a blanking control pin (BLANK) which can be used to disable all channels on demand. A serial output data pin (SOUT) is provided to daisy-chain devices in large cluster LED applications

During initial power up all channels are reset and cleared via an under-voltage lock out (UVLO) detector and for added protection all channels are disabled in the event of a battery over-voltage condition (19 volts or more).

### PIN DIAGRAM



# **ABSOLUTE MAXIMUM RATINGS**

| Parameter                                                             | Rating            | Unit |
|-----------------------------------------------------------------------|-------------------|------|
| VCC voltage                                                           | 7                 | V    |
| Input voltage range (SIN, SCLK, BLANK, XLAT)                          | -0.3V to VCC+0.3V | V    |
| SOUT voltage range                                                    | -0.3V to VCC+0.3V | V    |
| Peak OUT0 to OUT9 voltage                                             | 40                | V    |
| VBATT input voltage                                                   | 40                | V    |
| DC output current on OUT0 to OUT9                                     | 70                | mA   |
| Storage Temperature Range                                             | -55 to +160       | °C   |
| Operating Junction Temperature Range                                  | -40 to +150       | °C   |
| Lead Soldering Temperature (10sec.)                                   | 300               | °C   |
| ESD Rating: Low Voltage Pins<br>Human Body Model<br>Machine Model     | 3000<br>300       | v    |
| ESD Rating: VBATT, OUT[0:9] pins<br>Human Body Model<br>Machine Model | 1000<br>100       | v    |

# **RECOMMENDED OPERATING CONDITIONS**

| Parameter                       | Range       | Unit |
|---------------------------------|-------------|------|
| VCC                             | 3.0 to 5.5  | V    |
| Voltage applied to OUT0 to OUT9 | 9 to 17     | V    |
| Output current on OUT0 to OUT9  | 0 to 50     | mA   |
| Ambient Temperature Range       | -40 to +125 | °C   |

# **ELECTRICAL OPERATING CHARACTERISTICS**

**DC Characteristics** VCC = 5.0V, -40°C  $\leq$  T<sub>A</sub> $\leq$  125 °C, over recommended operating conditions unless specified otherwise.

| Symbol                             | Name                                                            | Conditions                                   | Min                   | Тур     | Max                | Units |
|------------------------------------|-----------------------------------------------------------------|----------------------------------------------|-----------------------|---------|--------------------|-------|
| I <sub>STBY</sub>                  | Standby Quiescent Current                                       | Static input signal. All outputs turned off. |                       | 1       | 10                 | μA    |
| V <sub>OVP</sub>                   | VBATT Over Voltage<br>Protection Trigger threshold              |                                              | 17                    | 19      | 21                 | V     |
| V <sub>UVLO</sub>                  | VCC Under Voltage Lockout<br>Trigger threshold                  |                                              |                       | 1.7     | 2.5                | V     |
| $R_{SW}$                           | Switch on resistance for<br>OUT0 to OUT9                        | I <sub>O(n)</sub> = 30mA                     | 2                     | 5       | 12                 | Ω     |
| I <sub>O(n)LKG</sub>               | OUT0 to OUT9 Output Switch<br>Leakage                           | V <sub>(OUT(n))</sub> = 15V                  |                       | 0.1     | 10                 | μA    |
| $I_{XLAT}$                         | XLAT Internal Pull-down<br>current                              | XLAT = V <sub>CC</sub><br>XLAT = 0.3V        | 4<br>1                | 10<br>3 | 30<br>6            | μA    |
| I <sub>BLANK</sub>                 | BLANK Internal Pull-up<br>current                               | BLANK = 0V<br>BLANK = V <sub>CC</sub> - 0.3V | 4<br>1                | 10<br>3 | 30<br>6            | μA    |
| V <sub>IH</sub><br>V <sub>IL</sub> | Logic high input voltage<br>Logic low input voltage             |                                              | 0.3 V <sub>CC</sub>   |         | 0.7V <sub>CC</sub> | V     |
| I <sub>IL</sub>                    | Logic Input leakage current<br>(SCLK, SIN)                      | $V_{I} = V_{CC}$ or GND                      | -5                    | 0       | 5                  | μA    |
| V <sub>OH</sub><br>V <sub>OL</sub> | SOUT logic high output voltage<br>SOUT logic low output voltage | $I_{OH} = -1mA$<br>$I_{OL} = 1mA$            | V <sub>CC</sub> -0.3V |         | 0.3                | V     |

# **ELECTRICAL OPERATING CHARACTERISTICS**

**Switching Characteristics** VCC = 5.0V, -40°C  $\leq$  T<sub>A</sub> $\leq$  125 °C, over recommended operating conditions unless specified otherwise.

| Symbol             | Name                        | Conditions            | Min | Тур | Max | Units |
|--------------------|-----------------------------|-----------------------|-----|-----|-----|-------|
| SCLK               |                             |                       | ·   |     |     |       |
| f <sub>SCLK</sub>  | SCLK Clock Frequency        |                       |     |     | 10  | MHz   |
| t <sub>wh/wl</sub> | SCLK Pulse width            | High or Low           | 30  |     |     | ns    |
| SIN                |                             |                       |     |     |     |       |
| t <sub>su</sub>    | Setup time SIN to SCLK      |                       | 10  |     |     | ns    |
| t <sub>h</sub>     | Hold time SIN to SCLK       |                       | 10  |     |     | ns    |
| XLAT               |                             |                       |     |     |     |       |
| t <sub>w</sub>     | XLAT Pulse width            | SIN to SCLK           | 20  |     |     | ns    |
| t <sub>h</sub>     | Hold time<br>SCLK to XLAT   |                       | 20  |     |     | ns    |
| t <sub>r</sub>     | SOUT rise time (10% to 90%) | C <sub>L</sub> = 15pF |     | 20  |     | ns    |
| t <sub>f</sub>     | SOUT fall time (90% to 10%) | C <sub>L</sub> = 15pF |     | 15  |     | ns    |
| t <sub>pd</sub>    | Propagation delay time      | Blank ↑ to OUT(n)     |     | 25  |     | ns    |
| t <sub>pd</sub>    | Propagation delay time      | Blank ↓ to OUT(n)     |     | 25  |     | ns    |
| t <sub>pd</sub>    | Propagation delay time      | SCLK to SOUT          |     | 25  |     | ns    |

All logic inputs contain Schmitt trigger inputs.

# **BLOCK DIAGRAM**



# **PIN DESCRIPTIONS**

**VCC** is the supply input for the internal logic and is compatible with both 3.3V and 5V systems. The logic is held in a reset state until VCC exceeds 2.5V. It is recommended that a small bypass ceramic capacitor (1uF) be placed between VCC and GND pins on the device.

**SIN** is the CMOS logic pin for delivering the serial input data stream into the internal 10bit shift register. The most recent or last data value in the serial stream is used to configure the state of output channel "zero" (OUT0). During the initial power up sequence all contents of the shift register are reset and cleared to zero.

**SCLK** is the CMOS logic pin used to clock the internal shift register. On each rising edge of clock, the serial data will advance through one stage of the shift register.

**XLAT** is the CMOS logic input used to transfer data from the 10-bit shift register into the output channel latches. An internal pulldown current of 10 microampere is present on this pin. When XLAT is low, the state of each output channel remains unchanged. When XLAT is driven high, the contents of the shift register appear at their respective output channels. An external pull-up resistance of  $10k\Omega$  or less is adequate for logic high.

**PGND, GND** pins should be connected to the ground on the PCB.

**BLANK** is the CMOS logic input (active high) used to temporarily disable all outputs. An internal pull-up current of 10 microampere is present on this pin. The BLANK pin must be driven to a logic low in order for channel outputs to resume normal operation. An external pulldown resistance of  $10k\Omega$  or less is adequate for logic low.

**SOUT** is the CMOS logic output used for daisy chain applications. The serial output data stream is fed from the last stage of the internal 10-bit shift register. On each rising edge of the clock, the SOUT value will be updated. The data value present on this pin is identical to the data value being used for configuring the state of output channel nine (OUT9). At initial power up, the SOUT data stream will contain all zeroes until the shift register has been fully loaded.

**VBATT** input monitors the battery voltage. If an over-voltage, above 19V typical, is detected, all outputs are disabled. Upon conclusion of the over-voltage condition, all outputs resume normal operation. The current drawn by the VBATT pin is less than 1 microampere during normal operation.

**OUT0-OUT9** are the ten LED outputs connected internally to the switch N-channel FETs. They sink currents up to 50mA per channel and can withstand transients up to 40V compatible with automotive "load dump". The output onresistance is  $5\Omega$ , and the off-resistance is  $5M\Omega$ .

| PIN | TABLE |
|-----|-------|
|     |       |

| Pin Number | Pin Name    | Description/Function                                                    |
|------------|-------------|-------------------------------------------------------------------------|
| 1          | SCLK        | Clock input for the data shift register.                                |
| 2          | XLAT        | Control input for the data latch.                                       |
| 3          | SIN         | Serial data input.                                                      |
| 4          | SOUT        | Serial data output.                                                     |
| 5          | GND         | Ground.                                                                 |
| 6-10       | OUT4 - OUT0 | Open drain outputs.                                                     |
| 11-15      | OUT9 - OUT5 | Open drain outputs.                                                     |
| 16         | PGND        | Ground for LED driver outputs.                                          |
| 17         | VBATT       | Battery sense input.                                                    |
| 18         | VCC         | Power supply voltage for the logic                                      |
| 19         | BLANK       | Blank input. When BLANK is high, all the output drivers are turned off. |
| 20         | N.C.        | No connect.                                                             |

# **TYPICAL CHARACTERISTICS**

VCC = 5V, VBATT = 14V,  $T_{AMB}$  = 25°C, unless otherwise specified.



#### XLAT pull-down Current vs. Input Voltage





### **BLANK and Output waveform**



#### **BLANK pull-up Current vs. Input Voltage**



Switch On-resistance vs. VCC



# **TYPICAL CHARACTERISTICS**

VCC = 5V, VBATT = 14V,  $T_{AMB}$  = 25°C, unless otherwise specified.

#### Output Channel Leakage vs. Bias Voltage



#### **VBATT Overvoltage Detection vs. Temperature**





#### VCC Undervoltage Lockout vs. Temperature



### **Quiescent Current vs. Temperature**

# FUNCTIONAL DESCRIPTION

The CAT310 implements a 10-bit serial-in shift register for storing the setting of the ten outputs. Serial input data SIN are clocked into the shift register on the rising edge of the clock. At the 10<sup>th</sup> clock pulse, the first data bit entered is outputted from the shift register to SOUT. The following clock pulses will output the following data bits onto SOUT. The output data pattern replicates the input data stream with a delay of ten clock pulses.

The 10-bit data pattern present in the shift register is stored in the 10-bit data latch when

the latch signal XLAT is logic high. When XLAT transitions to logic low, data are latched and stay unchanged for as long as XLAT remains low. The last serial input data corresponds to OUT0. The serial input data that was received 10 clock pulse ago is stored in OUT9. When the BLANK input is logic high, all the output switches are in the off state. If the BLANK input is low, the 10-bit data latches control the 10 output switches. A data bit value of zero keeps the switch off. A data bit value of one keeps the switch on.



| $CLK \rightarrow$  | Bit          | $\rightarrow$ SOUT |
|--------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------------|
| $SIN \rightarrow$  | 0            | 1            | 2            | 3            | 4            | 5            | 6            | 7            | 8            | 9            | → 3001             |
| Data               | $\downarrow$ |                    |
| Latch              |              |              |              |              |              |              |              |              |              |              |                    |
| $XLAT \rightarrow$ | LED          | LED          | LEDO         | LED          |                    |
| $ALAT \rightarrow$ | OUT0         | OUT1         | UT2          | OUT3         | OUT4         | OUT5         | OUT6         | OUT7         | OUT8         | OUT9         |                    |
|                    |              |              |              |              |              |              |              |              |              |              |                    |

# TIMING DIAGRAM



# **APPLICATION INFORMATION**

For applications with a large number of LEDs, several CAT310 drivers can be daisy chained. The serial data output pin (SOUT) of the first driver is connected to the second driver data input pin (SIN). This sequence is repeated until the last driver is linked. All drivers are controlled by the same clock signal. Figure 1 shows an

example with three CAT310 devices driving a total of 30 LEDs in parallel. The controller transmits the serial data sequentially through the CAT310 devices. For N drivers connected in cascade, after 10 x N clock pulses, the data are latched with one single XLAT transition.



Figure 1. Daisy Chain Application Diagram

# PACKAGE OUTLINE DRAWING

# SOIC 20-Lead 300mils (W)



| SYMBOL | MIN      | NOM   | MAX   |  |
|--------|----------|-------|-------|--|
| А      | 2.36     | 2.49  | 2.64  |  |
| A1     | 0.10     |       | 0.30  |  |
| A2     | 2.05     |       | 2.55  |  |
| b      | 0.31     | 0.41  | 0.51  |  |
| С      | 0.20     | 0.27  | 0.33  |  |
| D      | 12.60    | 12.80 | 13.00 |  |
| Е      | 10.01    | 10.30 | 10.64 |  |
| E1     | 7.40     | 7.50  | 7.60  |  |
| е      | 1.27 BSC |       |       |  |
| h      | 0.25     |       | 0.75  |  |
| L      | 0.40     | 0.81  | 1.27  |  |
| θ      | 0°       |       | 8°    |  |
| θ1     | 5°       |       | 15°   |  |

TOP VIEW





END VIEW

For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf.

#### Notes:

- (1) All dimensions are in millimeters. Angles in degrees.
- (2) Complies with JEDEC MS-013.

## **EXAMPLE OF ORDERING INFORMATION**



Notes:

<sup>(1)</sup> All packages are RoHS-compliant (Lead-free, Halogen-free).

<sup>(2)</sup> The standard lead finish is Matte-Tin.

<sup>(3)</sup> The device used in the above example is a CAT310W–T1 (SOIC, Tape & Reel).

### **REVISION HISTORY**

| Date      | Revision | Reason                                                                                               |
|-----------|----------|------------------------------------------------------------------------------------------------------|
| 05-May-05 | 00       | Initial issue                                                                                        |
| 22-Aug-07 | 1        | Update Ordering Information<br>Update Package Outline Drawing<br>Add Example of Ordering Information |
| 11-Nov-08 | 2        | Change logo and fine print to ON Semiconductor                                                       |

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer applications to customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications internded to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distrib P.O. Box 5163, D

| Literature Distribution Center for ON Semiconductor<br>P.O. Box 5163, Denver, Colorado 80217 USA                   | N. American Technical Support: 800-282-9855 Toll Free USA/Canada            | ON Semiconductor Website: www.onsemi.com                                      |
|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada<br>Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada | Europe, Middle East and Africa Technical Support:<br>Phone: 421 33 790 2910 | Order Literature: http://www.onsemi.com/orderlit                              |
| Email: orderlit@onsemi.com                                                                                         | Japan Customer Focus Center:<br>Phone: 81-3-5773-3850                       | For additional information, please contact your local<br>Sales Representative |